Title :
A Reconfigurable FIR Filter Architecture to Trade Off Filter Performance for Dynamic Power Consumption
Author :
Lee, Seok-Jae ; Choi, Ji-Woong ; Kim, Seon Wook ; Park, Jongsun
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
Abstract :
This paper presents an architectural approach to the design of low power reconfigurable finite impulse response (FIR) filter. The approach is well suited when the filter order is fixed and not changed for particular applications, and efficient trade-off between power savings and filter performance can be made using the proposed architecture. Generally, FIR filter has large amplitude variations in input data and coefficients. Considering the amplitude of both the filter coefficients and inputs, the proposed FIR filter dynamically changes the filter order. Mathematical analysis on power savings and filter performance degradation and its experimental results show that the proposed approach achieves significant power savings without seriously compromising the filter performance. The power savings is up to 41.9% with minor performance degradation, and the area overhead of the proposed scheme is less than 5.3% compared to the conventional approach.
Keywords :
FIR filters; low-power electronics; mathematical analysis; reconfigurable architectures; dynamic power consumption; filter coefficients; filter performance degradation; low power reconfigurable finite impulse response filter; mathematical analysis; power savings; reconfigurable FIR filter architecture; Degradation; Finite impulse response filter; Mathematical analysis; Power demand; Reconfigurable architectures; Approximate filtering; low power filter; reconfigurable design;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2010.2088142