DocumentCode :
1386137
Title :
EOT of 0.62 nm and High Electron Mobility in La-silicate/Si Structure Based nMOSFETs Achieved by Utilizing Metal-Inserted Poly-Si Stacks and Annealing at High Temperature
Author :
Kawanago, Takamasa ; Lee, Yeonghun ; Kakushima, Kuniyuki ; Ahmet, Parhat ; Tsutsui, Kazuo ; Nishiyama, Akira ; Sugii, Nobuyuki ; Natori, Kenji ; Hattori, Takeo ; Iwai, Hiroshi
Author_Institution :
Frontier Res. Center, Tokyo Inst. of Technol., Yokohama, Japan
Volume :
59
Issue :
2
fYear :
2012
Firstpage :
269
Lastpage :
276
Abstract :
This paper reports on the control of the direct-contact La-silicate/Si interface structure with the aim of achieving scaled equivalent oxide thickness (EOT) and small interface state density. The interface state density at the direct-contact La-silicate/Si interface is found to be reduced to 1.6 × 1011 cm-2eV-1 by annealing at 800 °C for 30 min in forming gas ambient, whereas excess silicate reaction concurrently induced a significant increase in EOT. By utilizing metal-inserted poly-Si (MIPS) stacks and their annealing at high temperature, the increase in EOT is drastically suppressed. At the same time, a superior interfacial property is obtained because the Si layer in the MIPS stacks prevents the excess oxygen diffusion from the atmosphere during the annealing process. As a result, the effective electron mobility of 155 cm2/V·s at 1 MV/cm and an EOT of 0.62 nm are successfully achieved by utilizing direct-contact La-silicate/Si structure. This result is comparable with the recorded effective electron mobility achieved by utilizing Hf-based oxides/Si structure. This demonstrates the advantage of our proposed method to realize the scaled EOT with a superior interfacial property for state-of-the-art metal-oxide-semiconductor field-effect transistors.
Keywords :
MOSFET; annealing; diffusion; electron mobility; elemental semiconductors; interface states; silicon; EOT; LaSiO2-Si; MIPS stacks; Si; annealing process; direct-contact interface structure; forming gas ambient; high electron mobility; interface state density; metal-inserted poly-Si stacks; nMOSFET; oxygen diffusion; scaled equivalent oxide thickness; silicate reaction; size 0.62 nm; state-of-the-art metal-oxide-semiconductor field-effect transistors; superior interfacial property; temperature 800 C; time 30 min; Annealing; Electron mobility; Interface states; Logic gates; Metals; Silicon; Direct-contact high-$k$/Si structure; effective mobility; equivalent oxide thickness (EOT); high- $k$ gate dielectrics; interface state density; rare earth oxides; silicate;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2174442
Filename :
6093743
Link To Document :
بازگشت