DocumentCode :
1386459
Title :
Low power architecture for floating point MAC fusion
Author :
Pillai, R.V.K. ; Al-Khalili, D. ; Al-Khalili, A.J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
Volume :
147
Issue :
4
fYear :
2000
fDate :
7/1/2000 12:00:00 AM
Firstpage :
288
Lastpage :
296
Abstract :
With the proliferation of floating point computing applications, the demand for high performance, low power floating point hardware has increased. A new architecture for low power floating point multiply-accumulate fusion is presented. The proposed architecture minimises power consumption through transition activity scaling and data path simplifications. The switching activity function of the proposed MAF is represented as a four-state FSM. During any given operation cycle, only a limited set of functional subunits are active, during which time, the logic assertion status of the circuit nodes of the unused functional units are maintained at their previous states. Critical path delay and latency are reduced by incorporating data path simplifications and speculative rounding. The scheme offers a worst case power reduction of more than 49%
Keywords :
finite state machines; floating point arithmetic; critical path delay; data path simplifications; floating point MAC fusion; floating point computing; floating point hardware; four-state FSM; functional subunits; latency; logic assertion status; low power architecture; switching activity function; transition activity scaling; worst case power reduction;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20000481
Filename :
870984
Link To Document :
بازگشت