DocumentCode :
1387430
Title :
Asymmetric Drain Spacer Extension (ADSE) FinFETs for Low-Power and Robust SRAMs
Author :
Goel, Ashish ; Gupta, Sumeet Kumar ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
58
Issue :
2
fYear :
2011
Firstpage :
296
Lastpage :
308
Abstract :
In this paper, we analyze and optimize FinFETs with asymmetric drain spacer extension (ADSE) that introduces a gate underlap only on the drain side. We present a physics-based discussion of current-voltage relationships, short channel effects, and leakage and show the application of ADSE FinFETs in 6T static random access memory (SRAM) bit cell. By exploiting asymmetry in current, we show that it is possible to achieve improvement in both read and write stability for the 6T SRAM bit cell, along with reduction in cell leakage at the cost of negligible increase in access time and area. We also propose a general circuit-aware device optimization methodology for SRAM design. We use this methodology to optimize the underlap in ADSE FinFETs. Compared to conventional FinFETs, we achieve 57% reduction in leakage, 11% improvement in read static-noise margin, and 6% improvement in write margin, with 7% increase in access time and cell area.
Keywords :
MOSFET; SRAM chips; integrated circuit design; low-power electronics; process design; SRAM; asymmetric drain spacer extension FinFET; circuit-aware device optimization methodology; current-voltage relationships; gate underlap; leakage; short channel effects; static random access memory bit cell; Circuit stability; FinFETs; Leakage current; Logic gates; Random access memory; Tunneling; Co-design; FinFET; process-variation-tolerant design; robust static random access memory (SRAM) design;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2090421
Filename :
5643924
Link To Document :
بازگشت