DocumentCode :
1388643
Title :
A Low Loss High Isolation DC-60 GHz SPDT Traveling-Wave Switch With a Body Bias Technique in 90 nm CMOS Process
Author :
Chang, Hong-Yeh ; Chan, Ching-Yan
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Volume :
20
Issue :
2
fYear :
2010
Firstpage :
82
Lastpage :
84
Abstract :
In this letter, a low loss high isolation broadband single-port double-throw (SPDT) traveling-wave switch using 90 nm CMOS technology is presented. A body bias technique is utilized to enhance the circuit performance of the switch, especially for the operation frequency above 30 GHz. The parasitic capacitance between the drain and source of the NMOS transistor can be further reduced using the negative body bias technique. Moreover, the insertion loss, the input 1 dB compression point (P1 dB)> and the third-order intermodulation (IMD3) of the switch are all improved. With the technique, the switch demonstrates an insertion loss of 3 dB and an isolation of better than 48 dB from dc to 60 GHz. The chip size of the proposed switch is 0.68 ?? 0.87 mm2 with a core area of only 0.32 ?? 0.21 mm2.
Keywords :
CMOS integrated circuits; MOSFET; intermodulation; switches; CMOS process; CMOS technology; NMOS transistor; body bias technique; broadband single-port double-throw traveling-wave switch; frequency 30 GHz; frequency 60 GHz; insertion loss; low loss high isolation DC-SPDT traveling-wave switch; parasitic capacitance; third-order intermodulation; CMOS; microwave; millimeter-wave; switch; traveling wave;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2009.2038518
Filename :
5392985
Link To Document :
بازگشت