Title :
A novel hierarchical-search block matching algorithm and VLSI architecture considering the spatial complexity of the macroblock
Author :
Han, Tae-Hee ; Hwang, Seung Ho
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fDate :
5/1/1998 12:00:00 AM
Abstract :
We propose a novel hierarchical-search block matching algorithm for motion estimation, which adaptively selects an initial search level based on the spatial complexity of a matching block. It relies on a simple computation of the pixel intensity variation in the current macroblock. We demonstrate its effectiveness in two aspects: the performance and the computational cost. A hardware architecture and a VLSI realization of this algorithm with half-pel motion estimation and motion compensation are also presented. The proposed algorithm greatly reduces the computations required in the existing hierarchical-search block matching algorithms while achieves virtually identical performance to them
Keywords :
CMOS digital integrated circuits; VLSI; digital signal processing chips; image matching; motion compensation; motion estimation; search problems; video codecs; video coding; CMOS; VLSI architecture; computational cost; hardware architecture; hierarchical-search block matching algorithm; macroblock; motion compensation; motion estimation; performance; pixel intensity variation; spatial complexity; video codec; CMOS technology; Computational efficiency; Computer architecture; Hardware; High definition video; Image coding; Image sequences; Motion estimation; Spatial resolution; Very large scale integration;
Journal_Title :
Consumer Electronics, IEEE Transactions on