DocumentCode :
1388790
Title :
An efficient controller scheme for MPEG-2 video decoder
Author :
Ling, Nam ; Wang, Nien-Tsu ; Ho, Duan-Juat
Author_Institution :
Center for Signal Process., Nanyang Technol. Inst., Singapore
Volume :
44
Issue :
2
fYear :
1998
fDate :
5/1/1998 12:00:00 AM
Firstpage :
451
Lastpage :
458
Abstract :
A video decoder with an efficient block-level-pipeline controller scheme for MPEG-2 MP@ML is presented. The architecture in most of the reported literature for MPEG-2 MP@ML video uses a 64-bit bus and a complex bus arbitration scheme to communicate with the external DRAM, the display, and the incoming FIFO. Our design imposes a certain order in the DRAM access by various processing units instead of allowing any processing unit within the decoder to request bus access arbitrarily. This efficient DRAM accessing order allows us to reduce bus width from 64 bits to 32 bits, without significantly increasing the embedded buffer sizes, and still meet the requirements for MPEG-2 MP@ML real-time decoding. The bus arbitration algorithm is also simple, allowing for a less complex controller design
Keywords :
DRAM chips; buffer storage; code standards; decoding; digital signal processing chips; system buses; telecommunication standards; video coding; 32 bit; DRAM; FIFO; MPEG-2 MP@ML real-time decoding; MPEG-2 video decoder; block-level-pipeline controller; bus arbitration algorithm; bus width; controller design; embedded buffer sizes; processing units; Algorithm design and analysis; Computer architecture; Costs; Decoding; Delay; Displays; Pipelines; Random access memory; Signal processing algorithms; Video signal processing;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/30.681964
Filename :
681964
Link To Document :
بازگشت