DocumentCode :
1390050
Title :
A Novel Extraction Method and Compact Model for the Steepness Estimation of FDSOI TFET Lateral Junction
Author :
Dan, Surya S. ; Biswas, Arnab ; Le Royer, Cyrille ; Grabinski, Wladyslaw ; Ionescu, Adrian M.
Author_Institution :
Nanoelectron. Devices Lab., EPFL, Lausanne, Switzerland
Volume :
33
Issue :
2
fYear :
2012
Firstpage :
140
Lastpage :
142
Abstract :
There are several techniques for junction profiling available in literature, yet none of them are practically suitable for the accurate determination of the lateral junction steepness in TFET devices, which is the most important parameter influencing TFET performance. In this work, a simple physics-based compact analytical model has been developed for the junction steepness as a function of the doping concentration and the maximum electric field at the junction. Using the underlying physics, we report a novel yet simple method to estimate the lateral junction steepness using only the I-V measurements on a p+-i- n+ tunnel diode test structure fabricated on the same wafer as the TFET with common process steps. Assuming that doping concentration, Si thin-film thickness, and buried-oxide thickness are known from the fabrication process, this algorithm uses the maximum electric field extracted from the I-V measurements and applies the analytical model to estimate the junction steepness. It has been observed that the estimations based on this method have a maximum deviation of sub-0.2 nm/decade from the actual junction steepness of the investigated devices.
Keywords :
buried layers; doping profiles; elemental semiconductors; field effect transistors; semiconductor device measurement; semiconductor device models; semiconductor doping; semiconductor thin films; silicon; silicon-on-insulator; tunnel transistors; FDSOI TFET lateral junction steepness estimation; I-V characteristics; I-V measurements; Si thin film thickness; buried-oxide thickness; doping concentration; extraction method; fully depleted silicon on insulator; junction profiling; p+-i- n+ tunnel diode test structure; physics-based compact analytical model; Analytical models; Doping; Estimation; Junctions; Silicon; Temperature measurement; Tunneling; Band-to-band tunneling (B2BT); TFET; fully depleted silicon on insulator (FDSOI);
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2011.2174027
Filename :
6095582
Link To Document :
بازگشت