DocumentCode :
1392908
Title :
Novel cell architecture for bit level systolic arrays multiplication
Author :
Ait-Boudaoud, D. ; Ibrahim, M.K. ; Hayes-Gill, B.R.
Author_Institution :
Dept. of Electr. & Electron. Eng., Nottingham Univ., UK
Volume :
138
Issue :
1
fYear :
1991
fDate :
1/1/1991 12:00:00 AM
Firstpage :
21
Lastpage :
26
Abstract :
A novel cell architecture for bit level systolic array multiplication is presented. It is used for the design of a serial-parallel and an iterative pipelined multiplier. The new architecture is a result of combining, in a novel way, the operation of a two gated full-adder cell used in conventional multipliers. The new cell circumvents the insertion of zeros in structures with contraflow data streams. As a result, the array is used with 100% efficiency, and the throughput rate is doubled in comparison to most systolic arrays using the contraflowing approach. This is achieved without any increase in hardware, nor the use of a special clock circuitry. Performance analysis of the new multipliers and existing ones has shown the superiority of the new architecture.
Keywords :
multiplying circuits; systolic arrays; bit level systolic arrays multiplication; cell architecture; contraflow data streams; efficiency; iterative pipelined multiplier; throughput rate; two gated full-adder cell;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
68337
Link To Document :
بازگشت