Title :
A fast binary adder with conditional carry generation
Author_Institution :
Dept. of Electr. & Comput. Eng., Rhode Island Univ., Kingston, RI, USA
fDate :
2/1/1997 12:00:00 AM
Abstract :
This paper presents a fast binary adder in static CMOS realization. While the carry derivation is similar to that in a conditional-sum adder, the proposed adder is also similar to that of a spanning tree carry lookahead adder in the sense that only selected carry bits are generated and the sum bits are produced by carry-select adders. In a 1.2 μm static CMOS realization, the proposed adder adds two 32-bit operands in 3.28 ns. This delay is measured from the assertion of the input to the arrival of the slowest sum bit
Keywords :
CMOS logic circuits; adders; carry logic; 32-bit operands; carry derivation i; conditional carry generation; conditional-sum adder; fast binary adder; slowest sum bit; spanning tree carry lookahead adder; static CMOS realization; Added delay; Adders; Circuits; Computer Society; Concurrent computing; Degradation; Delay effects; Delay estimation; Multiplexing; Tree data structures;
Journal_Title :
Computers, IEEE Transactions on