Title :
Compact distributed RLC interconnect models. I. Single line transient, time delay, and overshoot expressions
Author :
Davis, Jeffrey A. ; Meindl, James D.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fDate :
11/1/2000 12:00:00 AM
Abstract :
Novel compact expressions that describe the transient response of a high-speed distributed resistance, inductance, and capacitance (RLC) interconnect are rigorously derived with on-chip global interconnect boundary conditions. Simplified expressions enable physical insight and accurate estimation of transient response, time delay, and overshoot for high-speed global interconnects with the inclusion of inductance
Keywords :
delays; distributed parameter networks; integrated circuit interconnections; integrated circuit modelling; time-domain analysis; transient response; compact distributed RLC interconnect models; on-chip global interconnect boundary conditions; overshoot; overshoot expressions; single line transient; time delay; transient response; Boundary conditions; Capacitance; Delay effects; Delay estimation; Impedance; Inductance; Power system transients; Transient response; Transmission line theory; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on