DocumentCode :
1399279
Title :
A CMOS 1.6 GHz Dual-Loop PLL With Fourth-Harmonic Mixing
Author :
Aniruddhan, Sankaran ; Shekhar, Sudip ; Allstot, David J.
Author_Institution :
Dept. of Electr. Eng., Univ. of Washington, Seattle, WA, USA
Volume :
58
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
860
Lastpage :
867
Abstract :
A 1.5-1.6 GHz dual-loop phase-locked loop in 0.18-μm CMOS locks in 40 μs and draws only 26 mA from 1.8 V. The proposed techniques include a fourth-harmonic mixer that relaxes the secondary PLL requirements, and an auxiliary charge pump that speeds acquisition without affecting steady-state operation. The integrated RMS phase error is 1.1° and the phase noise spectral density is -116.8 dBc/Hz at an offset frequency of 600 kHz. The largest in-band and reference spurs are -83 dBc and -105 dBc at frequency offsets of 500.5 kHz and 37.9 MHz, respectively.
Keywords :
CMOS integrated circuits; UHF mixers; charge pump circuits; phase locked loops; phase noise; CMOS dual-loop PLL; auxiliary charge pump; current 26 mA; dual-loop phase-locked loop; fourth-harmonic mixing; frequency 1.5 GHz to 1.6 GHz; integrated RMS phase error; phase noise; size 0.18 mum; time 40 mus; voltage 1.8 V; Charge pumps; Mixers; Phase locked loops; Phase noise; Topology; Tuning; Voltage-controlled oscillators; Dual-loop phase-locked loop (PLL); even-harmonic mixer; frequency synthesizer; voltage-controlled oscillator;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2010.2090565
Filename :
5661878
Link To Document :
بازگشت