Title :
A Dual-Loop Clock and Data Recovery Circuit With Compact Quarter-Rate CMOS Linear Phase Detector
Author :
Tan, Yung Sern ; Yeo, Kiat Seng ; Boon, Chirn Chye ; Do, Manh Anh
Author_Institution :
IC Design Centre, Nanyang Technol. Univ., Singapore, Singapore
fDate :
6/1/2012 12:00:00 AM
Abstract :
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-rate linear phase detector (PD). The proposed PD not only reduces the complexity of the circuit structure but also employs an UP pulse-widening technique to circumvent the problem of existing narrow UP pulses. Meanwhile, it has the least number of output signals among all the other linear PDs with UP pulse-widening technique. It also provides a data recovery circuit to de-multiplex the input data with no systematic phase offset. An unbalanced charge pump (CP) is also proposed to compensate the unbalanced pulse-width of UP and DN pulses as well as the unequal number of signal between UP and DN pulses. A detailed propagation delay analysis and a set of equations to predict the characteristic curve of the proposed PD is given. In addition, a lock detector with hysteresis property is implemented to ensure proper switching of the loops. Fabricated in 0.18- μm CMOS technology, the circuit shows that the peak-to-peak jitter of the recovered clock is 30.4-ps and it consumes 71.9-mW from a 1.8 V supply.
Keywords :
CMOS integrated circuits; charge pump circuits; clock and data recovery circuits; jitter; phase detectors; UP pulse widening technique; bit rate 5 Gbit/s; dual loop clock and data recovery circuit; hysteresis property; lock detector; peak-to-peak jitter; power 71.9 mW; propagation delay analysis; quarter rate CMOS linear phase detector; size 0.18 mum; systematic phase offset; unbalanced charge pump; voltage 1.8 V; Charge pumps; Clocks; Detectors; Logic gates; Propagation delay; Switches; Tracking loops; 5-Gb/s; Charge Pump; Clock and Data Recovery (CDR); Phase Detector (PD); dual-loop; lock detector; quarter-rate architecture;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2011.2173387