DocumentCode :
1401930
Title :
Limited bandwidth to affect processor design
Author :
Burger, Doug ; Goodman, James R. ; Kägi, Alain
Author_Institution :
Dept. of Comput. Sci., Wisconsin Univ., Madison, WI, USA
Volume :
17
Issue :
6
fYear :
1997
Firstpage :
55
Lastpage :
62
Abstract :
This paper quantifies and compares the performance impacts of memory latencies and finite bandwidth. We show that the implementation of aggressive latency tolerance techniques aggravates stalls due to finite memory bandwidth, which actually become more significant than stalls resulting from uncongested memory latency alone. We expect that memory bandwidth limitations across the processor pins will drive significant architectural change. An execution-driven simulation measures the time that several SPEC95 benchmarks spend stalled for memory latency, limited-memory bandwidth and computing
Keywords :
discrete event simulation; microprocessor chips; SPEC95 benchmarks; execution-driven simulation; finite bandwidth; limited bandwidth; memory bandwidth limitations; memory latencies; memory latency; performance impacts; processor design; Bandwidth; Delay; Logic; Loss measurement; Memory architecture; Pins; Process design; Random access memory; Time measurement;
fLanguage :
English
Journal_Title :
Micro, IEEE
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/40.641597
Filename :
641597
Link To Document :
بازگشت