DocumentCode :
1401942
Title :
Low on-Resistance SOI Dual-Trench-Gate MOSFET
Author :
Luo, Xiaorong ; Lei, T.F. ; Wang, Y.G. ; Yao, G.L. ; Jiang, Y.H. ; Zhou, K. ; Wang, P. ; Zhang, Z.Y. ; Fan, Jie ; Wang, Q. ; Ge, R. ; Zhang, Bo ; Li, Zhaoji ; Udrea, Florin
Author_Institution :
State key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
59
Issue :
2
fYear :
2012
Firstpage :
504
Lastpage :
509
Abstract :
A low specific on-resistance (Ron,sp) integrable silicon-on-insulator (SOI) MOSFET is proposed, and its mechanism is investigated by simulation. The SOI MOSFET features double trenches and dual gates (DTDG SOI): an oxide trench in the drift region, a buried gate inset in the oxide trench, and another trench gate (TG) extended to a buried oxide layer. First, the dual gates form dual conduction channels, and the extended gate widens the vertical conduction area; both of which sharply reduce Ron,sp . Second, the oxide trench folds the drift region in the vertical direction, resulting in a reduced device pitch and Ron,sp. Third, the oxide trench causes multidirectional depletion. This not only enhances the reduced surface field effect and thus reshapes the electric field distribution but also increases the drift doping concentration, leading to a reduced Ron,sp and an improved breakdown voltage (BV). Compared with a conventional SOI lateral Double-diffused metal oxide semiconductor (LDMOS), the DTDG MOSFET increases BV from 39 to 92 V at the same cell pitch or decreases Ron,sp by 77% at the same BV by simulation. Finally, the TG extended synchronously acts as an isolation trench between the high/low-voltage regions in a high-voltage integrated circuit, saving the chip area and simplifying the isolation process.
Keywords :
MOSFET; electric fields; electric resistance; isolation technology; low-power electronics; power integrated circuits; semiconductor device breakdown; semiconductor doping; silicon-on-insulator; DTDG MOSFET; DTDG SOI; LDMOS; breakdown voltage; buried gate inset; buried oxide layer; device pitch reduction; drift doping concentration; drift doping leading; drift region; dual conduction channels; electric field distribution; high-voltage integrated circuit; lateral double-diffused metal oxide semiconductor; low ON-resistance SOI dual-trench-gate MOSFET; low specific ON-resistance integrable silicon-on-insulator MOSFET; multidirectional depletion; surface field effect reduction; Educational institutions; Logic gates; MOSFET circuits; Microelectronics; Neodymium; Silicon; Silicon on insulator technology; Breakdown voltage (BV); electric field; oxide trench; silicon-on-insulator (SOI); trench gate (TG);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2174642
Filename :
6107574
Link To Document :
بازگشت