Title :
An Area-Efficient Noise-Adaptive Neural Amplifier in 130 nm CMOS Technology
Author :
Chaturvedi, Vikram ; Amrutur, Bharadwaj
Author_Institution :
Electr. & Comput. Eng. Dept., Indian Inst. of Sci., Bangalore, India
Abstract :
Chronic recording of neural signals is indispensable in designing efficient brain-machine interfaces and to elucidate human neurophysiology. The advent of multichannel micro-electrode arrays has driven the need for electronics to record neural signals from many neurons. The dynamic range of the system can vary over time due to change in electrode-neuron distance and background noise. We propose a neural amplifier in UMC 130 nm, 1P8M complementary metal-oxide-semiconductor (CMOS) technology. It can be biased adaptively from 200 nA to 2 μA, modulating input referred noise from 9.92 μV to 3.9 μV. We also describe a low noise design technique which minimizes the noise contribution of the load circuitry. Optimum sizing of the input transistors minimizes the accentuation of the input referred noise of the amplifier and obviates the need of large input capacitance. The amplifier achieves a noise efficiency factor of 2.58. The amplifier can pass signal from 5 Hz to 7 kHz and the bandwidth of the amplifier can be tuned for rejecting low field potentials (LFP) and power line interference. The amplifier achieves a mid-band voltage gain of 37 dB. In vitro experiments are performed to validate the applicability of the neural low noise amplifier in neural recording systems.
Keywords :
CMOS integrated circuits; amplifiers; brain-computer interfaces; neural chips; CMOS technology; area-efficient noise-adaptive neural amplifier; background noise; brain-machine interface; chronic recording; complementary metal oxide semiconductor technology; current 200 nA to 2 muA; electrode-neuron distance; frequency 5 Hz to 7 kHz; human neurophysiology; load circuitry; multichannel micro-electrode arrays; neural low noise amplifier; neural recording system; neural signals; neurons; noise efficiency factor; power line interference; size 130 nm; voltage 9.92 muV to 3.9 muV; 1f noise; Brain computer interfaces; CMOS technology; Low-noise amplifiers; Neurophysiology; Noise; Power demand; Alternating current (AC) coupling; bioamplifier; brain–machine interface (BMI); flicker; integrated; low noise amplifier (LNA); neural; noise; pseudoresistor; subthreshold;
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
DOI :
10.1109/JETCAS.2011.2178731