DocumentCode :
1406957
Title :
Sensitivity of Threshold Voltage to Nanowire Width Variation in Junctionless Transistors
Author :
Choi, Sung-Jin ; Moon, Dong-Il ; Kim, Sungho ; Duarte, Juan P. ; Choi, Yang-Kyu
Author_Institution :
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
Volume :
32
Issue :
2
fYear :
2011
Firstpage :
125
Lastpage :
127
Abstract :
We experimentally investigate the sensitivity of threshold voltage (T) to the variation of silicon nanowire (SiNW) width (Wsi) in gate-all-around junctionless transistors by comparison with inversion-mode transistors with the same geometric parameters. Due to the nature of junctionless transistors with a heavily doped SiNW channel, the VT fluctuation caused by the Wsi variation of junctionless transistors is significantly larger than that of inversion-mode transistors with a nearly intrinsic channel. This is because, in junctionless transistors, the channel doping concentration cannot be reduced in order to keep their inherent advantages. Therefore, our findings indicate that careful optimization or methods to mitigate the VT fluctuation related to the Wsi variation should be considered in junctionless transistors.
Keywords :
nanowires; semiconductor doping; silicon; transistors; channel doping concentration; gate-all-around junctionless transistor; nanowire width variation; silicon nanowire width; threshold voltage sensitivity; All-around gate (AAG); Bosch process; body thickness; bulk substrate; fluctuation; gated resistor; junctionless transistor; silicon nanowire (SiNW); threshold voltage; variation; width;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2010.2093506
Filename :
5671456
Link To Document :
بازگشت