DocumentCode :
1408828
Title :
HARPOON: An Obfuscation-Based SoC Design Methodology for Hardware Protection
Author :
Chakraborty, Rajat Subhra ; Bhunia, Swarup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH, USA
Volume :
28
Issue :
10
fYear :
2009
Firstpage :
1493
Lastpage :
1502
Abstract :
Hardware intellectual-property (IP) cores have emerged as an integral part of modern system-on-chip (SoC) designs. However, IP vendors are facing major challenges to protect hardware IPs from IP piracy. This paper proposes a novel design methodology for hardware IP protection using netlist-level obfuscation. The proposed methodology can be integrated in the SoC design and manufacturing flow to simultaneously obfuscate and authenticate the design. Simulation results for a set of ISCAS-89 benchmark circuits and the advanced-encryption-standard IP core show that high levels of security can be achieved at less than 5% area and power overhead under delay constraint.
Keywords :
cryptography; industrial property; system-on-chip; HARPOON; advanced encryption standard; hardware intellectual property cores; hardware intellectual property protection; hardware protection; netlist-level obfuscation; obfuscation-based SoC design; system-on-chip design; Design for security; IP protection; hardware authentication; hardware obfuscation; intellectual-property (IP) piracy;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2028166
Filename :
5247148
Link To Document :
بازگشت