DocumentCode :
1409019
Title :
Array Test Structures for Gate Dielectric Integrity Measurements and Statistics
Author :
Hafkemeyer, Kristian M. ; Domdey, Andreas ; Schroeder, Dietmar ; Krautschneider, Wolfgang H.
Author_Institution :
Inst. of Nanoelectron., Hamburg Univ. of Technol., Hamburg, Germany
Volume :
25
Issue :
2
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
130
Lastpage :
135
Abstract :
An array test structure for highly parallelized stressing and measurements of ultrathin MOS gate dielectrics is presented. The array test structure consisting of thousands of NMOS devices under test (DUTs) provides a large and significant statistical base for analysis of dielectric breakdown and the stress induced degradation of transistor parameters. The test array has been fabricated in a standard mixed-mode 130 nm CMOS technology. As such technologies offer both thin and thick gate dielectrics for MOS transistors, different gate dielectric thicknesses have been chosen for DUTs and digital control logic which gives the possibility to stress the DUTs with high gate voltages and prevent the control logic from degradation.
Keywords :
CMOS integrated circuits; MIS devices; dielectric materials; electric breakdown; semiconductor device models; statistical analysis; CMOS technology; DUT; NMOS device under test; array test structure; dielectric breakdown; digital control logic; gate dielectric integrity measurement; gate dielectric thickness; size 130 nm; statistical base; stress induced degradation; thick gate dielectrics; thin gate dielectrics; transistor parameter; ultrathin MOS gate dielectrics; Arrays; Current measurement; Dielectrics; Logic gates; Stress; Transistors; Tunneling; Arrays; MOS devices; dielectric breakdown; semiconductor device reliability;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2011.2181647
Filename :
6112689
Link To Document :
بازگشت