Title :
Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
Author :
Zhao, Xin ; Minz, Jacob ; Lim, Sung Kyu
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
This paper focuses on low-power and low-slew clock network design and analysis for through-silicon via (TSV) based three-dimensional stacked ICs (3D ICs). First, we investigate the impact of the TSV count and the TSV resistance-capacitance (RC) parasitics on clock power consumption. Several techniques are introduced to reduce the clock power consumption and slew of the 3D clock distribution network. We analyze how these design factors affect the overall wire length, clock power, slew, and skew in 3D clock network design. Second, we develop a two-step 3D clock tree synthesis method: 1) 3D abstract tree generation based on the three-dimensional method of means and medians (3D-MMM) algorithm; 2) buffering and embedding based on the slew-aware deferred-merge buffering and embedding (sDMBE) algorithm. We also extend the 3D-MMM method (3D-MMM-ext) to determine the optimal number of TSVs to be used in the 3D clock tree so that the overall power consumption is minimized. Related SPICE simulation indicates that: 1) a 3D clock network that uses multiple TSVs significantly reduces the clock power compared with the single-TSV case, 2) as the TSV capacitance increases, the power savings of a multiple-TSV clock network decreases, and 3) our 3D-MMM-ext method finds a close-to-optimal design point in the “TSV count versus power consumption” tradeoff curve very efficiently.
Keywords :
SPICE; clock distribution networks; clocks; integrated circuit design; integrated circuit reliability; low-power electronics; three-dimensional integrated circuits; 3D IC; 3D abstract tree generation; 3D clock distribution network; 3D-MMM method; SPICE simulation; clock power consumption; close-to-optimal design; low-power clock network; low-slew clock network; resistance-capacitance parasitics; slew-aware deferred-merge buffering; three-dimensional method; three-dimensional stacked integrated circuit; through-silicon via; 3D clock network; clock slew; low-power 3D IC design; through-silicon via (TSV);
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
DOI :
10.1109/TCPMT.2010.2099590