DocumentCode :
1414844
Title :
A 5 Gb/s Automatic Within-Pair Skew Compensator for Differential Data in 0.13 \\mu{\\hbox {m}} CMOS
Author :
Zheng, Yuxiang ; Liu, Jin
Author_Institution :
Electr. Eng. Dept., Univ. of Texas at Dallas, Richardson, TX, USA
Volume :
58
Issue :
6
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
1191
Lastpage :
1202
Abstract :
This paper presents an automatic within-pair skew compensator for high-speed differential data transmission. A wide-bandwidth data delay line is proposed to provide adjustable delay for data signals. Also presented is an on-chip within-pair skew detection circuit to detect skew between the differential data signals for automatic close-loop skew compensation. A within-pair skew compensator prototype for 5 Gb/s data was fabricated in 0.13 μm CMOS. Measurement results show that the within-pair skew compensator can automatically compensate for within-pair skew of ± 200 ps (± 1 unit interval). It consumes 20.4 mW from 1.2 V supply and occupies 0.015 mm2 die area.
Keywords :
CMOS integrated circuits; data communication; delay lines; differential detection; high-speed integrated circuits; signal processing equipment; CMOS; automatic within-pair skew compensator; bit rate 5 Gbit/s; high-speed differential data transmission; on-chip within-pair skew detection circuit; power 20.4 mW; size 0.13 mum; voltage 1.2 V; wide-bandwidth data delay line; Bandwidth; CMOS integrated circuits; Delay; Delay lines; Detectors; Logic gates; Resistance; Intra-pair skew compensation; skew detection; within-pair skew compensation;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2010.2094317
Filename :
5677442
Link To Document :
بازگشت