DocumentCode :
1414935
Title :
Threshold Voltage Fluctuations in Localized Charge-Trapping Nonvolatile Memory Devices
Author :
Janai, Meir ; Lee, Meng Chuan
Author_Institution :
Spansion Israel Ltd., Netanya, Israel
Volume :
59
Issue :
3
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
596
Lastpage :
601
Abstract :
Threshold voltage fluctuations are studied in localized charge-trapping nonvolatile memory devices. Intensive program/erase cycling followed by high-temperature bake shifts the mean Vt of programmed bits and increases the variance of the Vt distribution. After long enough bake, the Vt decay saturates, and the mean Vt and the variance stabilize. Upon continuing bakes, Vt´s of individual bits are found to fluctuate up and down while the envelope remains fixed. The formation of a stable envelope of randomly fluctuating bits is modeled in terms of charge displacements of trapped electrons confined to the cells´ nitride storage layer. Implications to product reliability under high-temperature stress are discussed.
Keywords :
integrated circuit reliability; random-access storage; cell nitride storage layer; charge displacements; high-temperature bake shifts; high-temperature stress; localized charge-trapping nonvolatile memory devices; threshold voltage fluctuations; Electron traps; Logic gates; Nonvolatile memory; Reliability; Temperature measurement; Threshold voltage; Charge trapping; nonvolatile memory (NVM) devices; stretched-exponential (SE) decay; threshold voltage instability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2180390
Filename :
6122496
Link To Document :
بازگشت