DocumentCode :
1416523
Title :
A Compact Hybrid Current/Voltage Sense Amplifier With Offset Cancellation for High-Speed SRAMs
Author :
Sharifkhani, Mohammad ; Rahiminejad, Ehsan ; Jahinuzzaman, Shah M. ; Sachdev, Manoj
Author_Institution :
Dept. of Electr. Eng., Sharif Univ. of Technol., Tehran, Iran
Volume :
19
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
883
Lastpage :
894
Abstract :
A hybrid current/voltage sense amplification scheme is proposed for high speed SRAMs. The scheme includes an offset cancellation technique which makes it robust against the current sense amplifier (CSA) mismatch. The offset cancellation allows for fast open loop operation of the differential CSA. A fourfold reduction of the cell access time is achieved compared to the conventional scheme under similar cell current and bitline capacitance. Thanks to its automatic turn off nature, the proposed CSA incurs zero static power without an auxiliary turn off circuit. The reduction of the charge redistribution on the bitlines offers a low bitline dynamic power consumption as well. In this work, the proposed scheme is rigorously analyzed and compared to the conventional scheme. The analysis is verified using circuit level simulations and compared to the conventional scheme as a reference analytically and using simulations.
Keywords :
SRAM chips; amplifiers; high-speed integrated circuits; low-power electronics; circuit level simulations; compact hybrid current/voltage sense amplifier; current sense amplifier mismatch; fast open loop operation; high-speed SRAM; offset cancellation; Analytical models; Capacitance; Circuit simulation; Energy consumption; MOS devices; Random access memory; Robustness; Stability; Very large scale integration; Voltage; Current sense-amplification (CSA); SRAM; high-speed;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2039949
Filename :
5411949
Link To Document :
بازگشت