DocumentCode :
1418916
Title :
A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems
Author :
Huang, Shen-Jui ; Chen, Sau-Gee
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
59
Issue :
8
fYear :
2012
Firstpage :
1752
Lastpage :
1765
Abstract :
This paper presents a high-throughput FFT processor for IEEE 802.15.3c (WPANs) standard. To meet the throughput requirement of 2.59 Giga-samples/s, radix-16 FFT algorithm is adopted and reformulated to an efficient form so that the required number of butterfly stages is reduced. Specifically, the radix-16 butterfly processing element consists of two cascaded parallel/pipelined radix-4 butterfly units. It facilitates low-complexity realization of radix-16 butterfly operation and high operation speed due to its optimized pipelined structure. Besides, a new three-stage multiplier for twiddle factor multiplication is also proposed, which has lower area and power consumption than conventional complex multipliers. Moreover, a conflict-free multibank memory addressing scheme is devised to support up to 16-way parallel and normal-order data input/output. Without needing to reorder the input/output data, this scheme helps a high-throughput design result. Equipped with those new performance-boosting techniques, overall the proposed radix-16 FFT processor is area-efficient with high data processing rate and hardware utilization efficiency. The EDA synthesis results show that whole FFT processor area is 0.93 mm2, and the power consumption is 42 mW with 90 nm process. The SQNR performance is 57 dB with 12-bit wordlength implementation.
Keywords :
electronic design automation; fast Fourier transforms; microprocessor chips; multiplying circuits; parallel architectures; personal area networks; pipeline processing; telecommunication standards; EDA synthesis; IEEE 802.15.3c systems; cascaded parallel pipelined radix-4 butterfly units; hardware utilization efficiency; input output ordering; multibank memory addressing scheme; pipelined structure; power 42 mW; radix-16 FFT processor; radix-16 butterfly processing element; size 90 nm; three stage multiplier; twiddle factor multiplication; wireless PAN; word length 12 bit; Algorithm design and analysis; Clocks; Discrete Fourier transforms; IEEE 802.15 Standards; OFDM; Throughput; Wireless personal area networks; Fast Fourier transform (FFT); OFDM; WPANs; non-conflict memory addressing scheme; radix-16 FFT;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2180430
Filename :
6127888
Link To Document :
بازگشت