Title :
A 105dBA SNR, 0.0031% THD+N filterless class-D amplifier with discrete time feedback control in 55nm CMOS
Author :
Kinyua, Martin ; Ruopeng Wang ; Soenen, Eric
Author_Institution :
TSMC Technol., Inc., Austin, TX, USA
Abstract :
It is traditionally difficult to implement higher order PWM closed loop class-D audio amplifiers using analog techniques. This paper describes a mixed signal approach, implementing a 4th order amplifier in 55nm CMOS with minimal demands on a front-end ADC. An approach to design the feedback loop in the digital domain with high gain throughout the audio band (100dB at DC) to improve linearity and PSRR is also outlined. The prototype achieves 105dBA SNR, 0.0031% THD+N, 92dB PSRR and 85% efficiency when supplying 1W into emulated 8Q microphone load. This performance represents an improvement over reported designs in advanced nodes and is competitive with conventional designs using large feature size precision CMOS or specialized BCD technologies.
Keywords :
BIMOS integrated circuits; CMOS integrated circuits; analogue-digital conversion; audio-frequency amplifiers; harmonic distortion; microphones; mixed analogue-digital integrated circuits; pulse width modulation; 4th order amplifier; BCD technology; CMOS integrated circuit; PWM closed loop class-D audio amplifiers; THD+N filterless class-D amplifier; analog techniques; audio band; digital domain; discrete time feedback control; feedback loop; front-end ADC; microphone load; mixed signal approach; size 55 nm; CMOS integrated circuits; CMOS technology; Capacitors; Digital filters; Noise; Pulse width modulation; Switches; Class-D amplifier; digital pulse-width modulation (DPWM); power supply rejection ratio (PSRR); total harmonic distortion and noise (THD+N);
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2014 IEEE Proceedings of the
Conference_Location :
San Jose, CA
DOI :
10.1109/CICC.2014.6946069