Title :
Testing methods for a write-assist disturbance-free dual-port SRAM
Author :
Hao-Yu Yang ; Chen-Wei Lin ; Chao-Ying Huang ; Ching-Ho Lu ; Chen-An Lai ; Chao, Mango C.-T ; Rei-Fu Huang
Author_Institution :
Dept. of Electron. Eng. & Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
The recent research works of dual-port SRAM have focused on developing new write-assist techniques to suppress the potential inter-port write disturbance under low operating voltage and high process variation. However, the testing related issues induced by those newly proposed write-assist techniques have not been discussed yet in the previous literatures. In this paper, we first implemented a new write-assist dual-port SRAM proposed in [10] by using a 28nm LP process and then discussed the faulty behavior of injecting different resistive-open defects into both the SRAM cell and write-assist circuit. Next, we developed new test methods to detect the hard-to-detect resistive-open defects and proposed a corresponding March-like algorithm that covers a widely used March C- as well as the proposed test methods. Last, the required DfT for the proposed test methods was also discussed.
Keywords :
SRAM chips; logic testing; March C-; March-like algorithm; SRAM; inter-port write disturbance; resistive-open defects; size 28 nm; write-assist circuit; write-assist techniques; Circuit faults; Logic gates; Random access memory; Resistance; Testing; Timing; Transistors;
Conference_Titel :
VLSI Test Symposium (VTS), 2014 IEEE 32nd
Conference_Location :
Napa, CA
DOI :
10.1109/VTS.2014.6818745