DocumentCode :
142040
Title :
Wireline clocking and equalization
Author :
Walker, William ; Fischette, Dennis
Author_Institution :
Fujitsu Laboratories of America
fYear :
2014
fDate :
15-17 Sept. 2014
Firstpage :
1
Lastpage :
1
Abstract :
State-of-the-art commercial wireline data rates are currently at 25–28Gb/s NRZ over a channel with 30dB loss at Nyquist frequency. Low-jitter clock synthesizers, together with feed-forward equalization (FFE), continuous-time linear equalization (CTLE) and decision feedback equalization (DFE) are key enablers of this technology. The next generation will operate at or above 50Gb/s per lane. Needless to say, even with more forgiving channels, 16nm CMOS, and changes to more exotic modulation formats, quality clocking and equalization will become even more essential to the commercialization of 50Gb/s designs. The five papers in this session address these challenges.
Keywords :
Bit error rate; CMOS integrated circuits; Clocks; Decision feedback equalizers; Delay lines; Jitter; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2014 IEEE Proceedings of the
Conference_Location :
San Jose, CA, USA
Type :
conf
DOI :
10.1109/CICC.2014.6946104
Filename :
6946104
Link To Document :
بازگشت