Title :
Test planning and test access mechanism design for stacked chips using ILP
Author :
SenGupta, Breeta ; Larsson, Erik
Author_Institution :
Lund Univ. Lund, Lund, Sweden
Abstract :
In this paper we propose a scheme for test planning and test access mechanism (TAM) design for stacked integrated circuits (SICs) that are designed in a core-based manner. Our scheme minimizes the test cost, which is given as the weighted sum of the test time and the TAM width. The test cost is evaluated for a test flow that consists of a wafer sort test of each individual chip and a package test of the complete stack of chips. We use an Integer Linear Programming (ILP) model to find the optimal test cost. The ILP model is implemented on several designs constructed from ITC´02 benchmarks. The experimental results show significant reduction in test cost compared to when using schemes, which are optimized for non-stacked chips.
Keywords :
integer programming; integrated circuit packaging; integrated circuit testing; linear programming; ILP; SIC; integer linear programming; optimal test cost; package test; stacked chips; stacked integrated circuits; test access mechanism design; test flow; test planning; wafer sort test; Benchmark testing; Built-in self-test; Hardware; Integrated circuits; Planning; Silicon carbide;
Conference_Titel :
VLSI Test Symposium (VTS), 2014 IEEE 32nd
Conference_Location :
Napa, CA
DOI :
10.1109/VTS.2014.6818764