DocumentCode :
1420833
Title :
A 100 MHz Ladder FeRAM Design With Capacitance-Coupled-Bitline (CCB) Cell
Author :
Takashima, Daisaburo ; Nagadomi, Yasushi ; Ozaki, Tohru
Author_Institution :
Center for Semicond. R&D, Toshiba Corp., Yokohama, Japan
Volume :
46
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
681
Lastpage :
689
Abstract :
This paper proposes a new ladder FeRAM ar chitecture with capacitance-coupled-bitline (CCB) cells for high-end embedded applications. The ladder FeRAM architecture short-circuits both electrodes of each ferroelectric capacitor at every standby cycle. This overcomes the fatal disturbance problem inherent to the CCB cell, and halves read/write cycle time by sharing a plateline and its driver with 32 cells in two neighboring ladder blocks. This configuration realizes small 0.35 μm2 cell using a highly reliable ferroelectric capacitor of as large as 0.145 μm2 size, and a highly compatible process with logic-LSI. A slow plateline drive of the CCB cell due to a resistive plateline using an active area is minimized to 2.5 ns by introducing thick M3 shunt-path and distributed M3 platelines. The area penalty of the shunt is 4.7% of an array. A serious bitline-to-bitline coupling noise in edge bitlines up to the noise/signal ratio of 0.38 due to the operation peculiar to FeRAM is eliminated by introducing activated dummy bitlines and their sense amplifiers. The design of 16 cells in a ladder block is optimal for effective cell size, cell signal, and active power dissipation. A new early plateline pull-down read scheme omits "0"-data rewrite operation without read disturbance. A 64 Kb ladder FeRAM with the CCB cells and the early plateline pull-down read scheme achieves a fast random read/write of 10 ns cycle and 8 ns access at 150°C.
Keywords :
amplifiers; ferroelectric capacitors; ferroelectric storage; integrated circuit design; ladders; large scale integration; random-access storage; CCB cell; active power dissipation; capacitance-coupled-bitline cell; driver; electrodes; ferroelectric capacitor; ladder FeRAM design; logic-LSI; neighboring ladder blocks; noise-signal ratio; plateline pull-down read scheme; read-write cycle time; resistive plateline; sense amplifiers; serious bitline-to-bitline coupling noise; short-circuits; storage capacity 64 Kbit; temperature 150 degC; time 10 ns; time 2.5 ns; time 8 ns; Disturbance; FeRAM; embedded; ferroelectric memory; logic process; reliability;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2098210
Filename :
5682005
Link To Document :
بازگشت