DocumentCode :
1421336
Title :
Low-Power Pulse-Triggered Flip-Flop Design With Conditional Pulse-Enhancement Scheme
Author :
Hwang, Yin-Tsung ; Lin, Jin-Fa ; Sheu, Ming-hwa
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Taichung, Taiwan
Volume :
20
Issue :
2
fYear :
2012
Firstpage :
361
Lastpage :
366
Abstract :
In this paper, a novel low-power pulse-triggered flip-flop (FF) design is presented. First, the pulse generation control logic, an and function, is removed from the critical path to facilitate a faster discharge operation. A simple two-transistor and gate design is used to reduce the circuit complexity. Second, a conditional pulse-enhancement technique is devised to speed up the discharge along the critical path only when needed. As a result, transistor sizes in delay inverter and pulse-generation circuit can be reduced for power saving. Various postlayout simulation results based on UMC CMOS 90-nm technology reveal that the proposed design features the best power-delay-product performance in seven FF designs under comparison. Its maximum power saving against rival designs is up to 38.4%. Compared with the conventional transmission gate-based FF design, the average leakage power consumption is also reduced by a factor of 3.52.
Keywords :
CMOS logic circuits; circuit complexity; flip-flops; low-power electronics; UMC CMOS technology; circuit complexity; conditional pulse-enhancement scheme; delay inverter; low-power pulse-triggered flip-flop design; pulse generation control logic; pulse-generation circuit; transistor size; Clocks; Delay; Inverters; Latches; Power demand; Pulse generation; Transistors; Flip-flop; low power; pulse-triggered;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2096483
Filename :
5682078
Link To Document :
بازگشت