DocumentCode :
1422982
Title :
VLSI considerations for TESH: a new hierarchical interconnection network for 3-D integration
Author :
Jain, Vijay K. ; Horiguchi, S.
Author_Institution :
Dept. of Electr. Eng., Univ. of South Florida, Tampa, FL, USA
Volume :
6
Issue :
3
fYear :
1998
Firstpage :
346
Lastpage :
353
Abstract :
This paper discusses very large scale integration (VLSI) issues, including reconfiguration and yield, for a new interconnection network, "Tori connected mESHes (TESH)". Its key features are the following: (1) it is hierarchical, thus allowing exploitation of computation locality as well as easy expansion up to a million processors, (2) it permits efficient VLSI/ULSI (ultralarge scale integration) realization, and (3) it appears to be well suited for three-dimensional (3-D) implementation. This is due in part to the fact that it requires far fewer number of vertical wires than most other multicomputer networks of comparable diameter, as demonstrated by a 4096 node example. Presented in the paper are the architecture of the new network, node addressing and message routing, VLSI considerations, and most importantly, the reconfiguration and yield studies.
Keywords :
VLSI; multiprocessor interconnection networks; reconfigurable architectures; TESH; Tori connected mesh; ULSI; VLSI; architecture; hierarchical interconnection network; message routing; multicomputer network; node addressing; reconfiguration; three-dimensional integration; vertical link; yield; Computer networks; Concurrent computing; Multiprocessor interconnection networks; Network topology; Redundancy; Routing; Ultra large scale integration; Very large scale integration; Wires; Yield estimation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.711306
Filename :
711306
Link To Document :
بازگشت