DocumentCode :
1424577
Title :
An Ultra-Low-Energy Multi-Standard JPEG Co-Processor in 65 nm CMOS With Sub/Near Threshold Supply Voltage
Author :
Pu, Yu ; De Gyvez, Jose Pineda ; Corporaal, Henk ; Ha, Yajun
Author_Institution :
Ultra Low Power DSP Processor Group, IMEC-NL, Eindhoven, Netherlands
Volume :
45
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
668
Lastpage :
680
Abstract :
We present a design technique for (near) subthreshold operation that achieves ultra low energy dissipation at throughputs of up to 100 MB/s suitable for digital consumer electronic applications. Our approach employs i) architecture-level parallelism to compensate throughput degradation, ii) a configurable V T balancer to mitigate the V T mismatch of nMOS and pMOS transistors operating in sub/near threshold, and iii) a fingered-structured parallel transistor that exploits V T mismatch to improve current drivability. Additionally, we describe the selection procedure of the standard cells and how they were modified for higher reliability in the subthreshold regime. All these concepts are demonstrated using SubJPEG, a 1.4 ×1.4 mm2 65 nm CMOS standard-V T multi-standard JPEG co-processor. Measurement results of the discrete cosine transform (DCT) and quantization processing engines, operating in the subthreshold regime, show an energy dissipation of only 0.75 pJ per cycle with a supply voltage of 0.4 V at 2.5 MHz. This leads to 8.3× energy reduction when compared to using a 1.2 V nominal supply. In the near-threshold regime the energy dissipation is 1.0 pJ per cycle with a 0.45 V supply voltage at 4.5 MHz. The system throughput can meet 15 fps 640 × 480 pixel VGA standard. Our methodology is largely applicable to designing other sound/graphic and streaming processors.
Keywords :
CMOS integrated circuits; MOSFET; coprocessors; discrete cosine transforms; image coding; low-power electronics; parallel architectures; quantisation (signal); CMOS standard-VT multistandard JPEG co-processor; VGA standard; VT mismatch; architecture-level parallelism; configurable VT balancer; current drivability; design technique; digital consumer electronic; discrete cosine transform; energy reduction; fingered-structured parallel transistor; frequency 2.5 MHz; frequency 4.5 MHz; nMOS transistor; pMOS transistors; quantization processing engines; size 65 nm; sound/graphic processor; streaming processor; sub/near threshold supply voltage; subthreshold operation; subthreshold regime; ultra low energy dissipation; ultra-low-energy multi-standard JPEG co-processor; voltage 0.4 V; voltage 0.45 V; Consumer electronics; Coprocessors; Degradation; Discrete cosine transforms; Energy dissipation; Energy measurement; MOS devices; MOSFETs; Threshold voltage; Throughput; JPEG; parallel architecture; sub-threshold; ultra low energy;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2039684
Filename :
5419176
Link To Document :
بازگشت