DocumentCode :
1424673
Title :
An 80 mW 40 Gb/s 7-Tap T/2-Spaced Feed-Forward Equalizer in 65 nm CMOS
Author :
Momtaz, Afshin ; Green, Michael M.
Author_Institution :
Broadcom Corp., Irvine, CA, USA
Volume :
45
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
629
Lastpage :
639
Abstract :
A 7-tap 40 Gb/s FFE using a 65 nm standard CMOS process is described. A number of broadbanding and calibration techniques are used, which allow high-speed operation while consuming 80 mW from a 1 V supply. ESD protection is added to 40 Gb/s IOs and an inexpensive plastic package is used to make the chip closer to a commercial product. The measured tap delay frequency response variation is less than 1 dB up to 20 GHz and tap-to-tap delay variation is less than 0.3 ps. More than 50% vertical and 70% horizontal eye opening from a closed input eye are observed. The use of a CMOS process enables further integration of this core into a DFE equalizer or a CDR/Demux based receiver.
Keywords :
CMOS integrated circuits; calibration; equalisers; optical communication; plastic packaging; CMOS process; DFE equalizer; calibration techniques; feed-forward equalizer; plastic package; tap delay frequency response; CMOS process; Calibration; Decision feedback equalizers; Delay; Electrostatic discharge; Frequency measurement; Frequency response; Plastic packaging; Protection; Semiconductor device measurement; CMOS analog integrated circuits; FFE; broadband communication; current mode logic; equalizers;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2039268
Filename :
5419189
Link To Document :
بازگشت