Title :
A Current Reuse Quadrature GPS Receiver in 0.13
m CMOS
Author :
Cheng, Kuang-Wei ; Natarajan, Karthik ; Allstot, David J.
Author_Institution :
Dept. of Electr. Eng., Univ. of Washington, Seattle, WA, USA
fDate :
3/1/2010 12:00:00 AM
Abstract :
A fully-integrated quadrature low-IF L1-band GPS receiver consumes only 6.4 mW in 0.13 μm CMOS. The RF front-end features a gate-modulated quadrature VCO for low phase noise and accurate quadrature phase signal generation. It merges the LNA, quadrature mixer, and quadrature VCO in a single current-reuse stacked topology that provides a conversion gain 42.5 dB with a power consumption of 1 mW. A continuous-time (CT) quadrature bandpass sigma-delta analog-to-digital converter (ADC) provides inherent anti-alias filtering, which simplifies the overall system. The second-order CT ΣΔ ADC achieves 65 dB dynamic range and dissipates only 4.2 mW using resistor DAC feedback. The receiver exhibits an NF of 6.5 dB and an IIP3 of - 30 dBm; the PLL phase noise is -110 dBc/Hz @ 1 MHz frequency offset with quadrature error less than 1°.
Keywords :
CMOS integrated circuits; Global Positioning System; low noise amplifiers; mixers (circuits); power consumption; radio receivers; sigma-delta modulation; voltage-controlled oscillators; CMOS; LNA; RF front-end; anti-alias filtering; continuous-time quadrature bandpass sigma-delta analog-to-digital converter; current reuse quadrature GPS receiver; fully-integrated quadrature; gain 42.5 dB; gate-modulated quadrature VCO; low phase noise; low-IF L1-band GPS receiver; power 1 mW; power 4.2 mW; power 6.4 mW; power consumption; quadrature mixer; quadrature phase signal generation; resistor DAC feedback; second-order CT ΣΔ ADC; single current-reuse stacked topology; size 0.13 μm; Computed tomography; Energy consumption; Gain; Global Positioning System; Phase noise; RF signals; Radio frequency; Signal generators; Topology; Voltage-controlled oscillators; GPS; RF front-end; VCO; current reuse; low power; quadrature bandpass; receiver; sigma-delta analog-to-digital converter;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2009.2039272