Title :
Resynchronization for multiprocessor DSP systems
Author :
Bhattacharyya, Shuvra S. ; Sriram, Sundararajan ; Lee, Edward A.
Author_Institution :
Inst. for Adv. Comput. Studies, Maryland Univ., College Park, MD, USA
fDate :
11/1/2000 12:00:00 AM
Abstract :
This paper introduces a technique, called resynchronization, for reducing synchronization overhead in multiprocessor implementations of digital signal processing (DSP) systems. The technique applies to arbitrary collections of dedicated, programmable or configurable processors, such as combinations of programmable DSP´s, ASICs, and FPGA subsystems. Thus, it is particularly well-suited to the evolving trend toward heterogeneous single-chip multiprocessors in DSP systems. Resynchronization exploits the well-known observation that in a given multiprocessor implementation, certain synchronization operations may be redundant in the sense that their associated sequencing requirements are ensured by other synchronizations in the system. The goal of resynchronization is to introduce new synchronizations in such a way that the number of original synchronizations that become redundant exceeds the number of new synchronizations that are added, and thus, the net synchronization cost is reduced. Our study is based on the context of self-timed execution for iterative dataflow specifications of DSP applications. An iterative dataflow specification consists of a dataflow representation of the body of a loop that is to be iterated indefinitely; dataflow programming in this form has been employed extensively in the DSP domain
Keywords :
VLSI; application specific integrated circuits; data flow graphs; digital signal processing chips; embedded systems; pipeline processing; processor scheduling; shared memory systems; ASICs; FPGA subsystems; configurable processors; dataflow programming; heterogeneous single-chip multiprocessors; iterative dataflow specifications; multiprocessor DSP systems; net synchronization cost; programmable DSPs; resynchronization; self-timed execution; sequencing requirements; synchronization overhead; Application specific integrated circuits; Cellular phones; Costs; Delay; Digital signal processing; Field programmable gate arrays; Multiprocessing systems; Processor scheduling; Programming profession; Signal processing algorithms;
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on