DocumentCode :
1425664
Title :
A fast and low cost self-routing permutation network
Author :
Agrawal, Jagan ; Zhang, Yixin
Author_Institution :
Comput. Sci. Telecommun. Program, Missouri Univ., Kansas City, MO, USA
Volume :
47
Issue :
9
fYear :
1998
fDate :
9/1/1998 12:00:00 AM
Firstpage :
1033
Lastpage :
1036
Abstract :
In this paper, we present a new implementation of the fast VLSI-efficient self-routing N×N permutation network proposed by Cam and Fortes, which requires only about half as much hardware and has a lower latency. Cam and Fortes´ implementation uses Cormen and Leiserson´s hyperconcentrators, which can route only active inputs. The reduction in hardware is achieved by modifying Cormen and Leiserson´s hyperconcentrator to route active, as well as inactive, inputs to the output. This modification allows us to reduce the number of hyperconcentrators needed in the permutation network by 50 percent and eliminate the interstage interconnection networks, making the permutation network faster by log2N bits
Keywords :
multistage interconnection networks; network routing; hyperconcentrator; interconnection networks; permutation network; self-routing permutation network; Costs; Delay; Hardware; Multiprocessor interconnection; Multiprocessor interconnection networks; Packet switching; Routing; Sorting; Switches; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.713324
Filename :
713324
Link To Document :
بازگشت