DocumentCode :
1425716
Title :
Impact of boron penetration at P/sup +/-poly/gate oxide interface on deep-submicron device reliability for dual-gate CMOS technologies
Author :
Hao, Ming-Yin ; Nayak, Deepak ; Rakkit, R.
Author_Institution :
Adv. Micro Devices Inc., Sunnyvale, CA, USA
Volume :
18
Issue :
5
fYear :
1997
fDate :
5/1/1997 12:00:00 AM
Firstpage :
215
Lastpage :
217
Abstract :
In this paper, we investigate the onset of boron penetration at the P/sup +/-poly/gate oxide interface. It is found that conventional detection methods such as shifts in flatband voltage or threshold voltage (V/sub t/) and charge-to-breakdown (Q/sub BD/) performance in accumulation mode failed to reveal boron species near this interface. On the contrary, under constant current stressing with inversion mode bias conditions, significantly lower Q/sub BD/ and large V/sub t/ shift have been observed due to boron penetration near the P/sup +/-poly/gate oxide interface. These results suggest that onset of boron penetration at the P/sup +/-poly/gate oxide interface does not alter fresh device characteristics, but it induces severe reliability degradation for the gate oxide. Tradeoffs of boron penetration and poly depletion are also studied in this work with different combinations of polysilicon thickness, BF/sub 2/ implant energy and dose, and the post-implant RTA temperature.
Keywords :
CMOS integrated circuits; boron; electric breakdown; integrated circuit reliability; integrated circuit technology; ion implantation; semiconductor-insulator boundaries; B penetration; BF/sub 2/ implant energy; P/sup +/-poly/gate oxide interface; Si:BF/sub 2/; SiO/sub 2/:B; charge-to-breakdown performance; constant current stressing; deep-submicron device reliability; dual-gate CMOS technologies; flatband voltage shift; implant dose; inversion mode bias conditions; poly depletion; polysilicon thickness; post-implant RTA temperature; reliability degradation; threshold voltage shift; Boron; CMOS technology; Degradation; Dielectric devices; Implants; MOSFET circuits; Rapid thermal annealing; Temperature; Threshold voltage; Transistors;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.568770
Filename :
568770
Link To Document :
بازگشت