DocumentCode :
1426302
Title :
A serial-parallel architecture for two-dimensional discrete cosine and inverse discrete cosine transforms
Author :
Lim, Hyesook ; Piuri, Vincenzo ; Swartzlander, Earl E., Jr.
Author_Institution :
Cisco Syst., Lucent Technol., San Jose, CA, USA
Volume :
49
Issue :
12
fYear :
2000
fDate :
12/1/2000 12:00:00 AM
Firstpage :
1297
Lastpage :
1309
Abstract :
The Discrete Cosine and Inverse Discrete Cosine Transforms are widely used tools in many digital signal and image processing applications. The complexity of these algorithms often requires dedicated hardware support to satisfy the performance requirements of hard real-time applications. This paper presents the architecture of an efficient implementation of a two-dimensional DCT/IDCT transform processor via a serial-parallel systolic array that does not require transposition
Keywords :
discrete cosine transforms; parallel architectures; signal processing; systolic arrays; Discrete Cosine; Inverse Discrete Cosine; discrete cosine transforms; image processing; serial-parallel architecture; serial-parallel systolic array; signal processing; Arithmetic; Complexity theory; Computer architecture; Discrete cosine transforms; Image coding; Image processing; Integrated circuit interconnections; Signal processing; Systolic arrays; Transform coding;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.895848
Filename :
895848
Link To Document :
بازگشت