Title :
A Robust Low-
/Cu Dual Damascene Interconnect (DDI) With Sidewall Protection Layer (SPL)
Author :
Ueki, Makoto ; Tada, Munehiro ; Tagami, Masayoshi ; Narihiro, Mitsuru ; Ito, Fuminori ; Hayashi, Yoshihiro
Author_Institution :
LSI Res. Lab., Renesas Electron. Corp., Sagamihara, Japan
fDate :
3/1/2011 12:00:00 AM
Abstract :
A robust Cu dual-damascene (DD) interconnect has been developed in a low-density (LD) SiOCH film (k = 2.7) with a low- k sidewall protection layer (SPL) made of plasmapolymerized divinylsiloxane-benzocyclobuten (p-BCB, k = 2.7). A thinned Ta/TaN barrier-metal (BM) structure combined with the low-k SPL was implemented. The SPL covering the DD sidewall in the LD-SiOCH film secures the spacing between the lines and vias, and makes low- k surface smooth which enhances the BM coverage on the DD sidewalls. As a result, the leakage yield against via misalignment and the insulating reliability such as time-dependent dielectric breakdown between the DDIs, particularly with vias, are improved. With our special p-BCB SPL, the BM was able to be thinned to half as thick as the conventional one, reducing resistances of the vias and the line and the interconnect RC delay without any degradation in the via electromigration reliability. The combination of the low-k SPL with the thin BM is a key for scaled-down robust LSIs with Cu DDIs in low-k dielectrics.
Keywords :
copper; electric breakdown; electromigration; integrated circuit interconnections; low-k dielectric thin films; silicon compounds; tantalum compounds; Cu; SiOCH; Ta-TaN; barrier-metal structure; dual damascene interconnect; electromigration reliability; insulating reliability; interconnect RC delay; leakage yield; low-k dielectrics; sidewall protection layer; time-dependent dielectric breakdown; Cu interconnect; low-$k$; reliability; sidewall protection layer (SPL); time-dependent dielectric breakdown (TDDB);
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2011.2106130