DocumentCode :
1428726
Title :
Characterization and Modeling of 1/ f Noise in Si-nanowire FETs: Effects of Cylindrical Geometry and Different Processing of Oxides
Author :
Baek, Rock-Hyun ; Baek, Chang-Ki ; Choi, Hyun-Sik ; Lee, Jeong-Soo ; Yeoh, Yun Young ; Yeo, Kyoung Hwan ; Kim, Dong-Won ; Kim, Kinam ; Kim, Dae M. ; Jeong, Yoon-Ha
Author_Institution :
Pohang Univ. of Sci. & Technol., Pohang, South Korea
Volume :
10
Issue :
3
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
417
Lastpage :
423
Abstract :
In this paper, the volume trap densities Nt are extracted from gate-all-around silicone-nanowire FETs with different gate oxides, using a cylindrical-coordinate-based flicker noise model developed. For extracting Nt, the drain-current power spectral densities were measured from a large number of identical devices and averaged over, thereby mimicking the spatial distribution of trap sites inducing 1/f curve. Also, effective mobility and threshold voltage were simultaneously extracted with the series resistance to characterize the 1/f noise in terms of intrinsic values of these two channel parameters. The volume trap densities thus extracted from different oxides (in situ steam-generated oxide/rapid thermal oxide/nitride-gated oxide) are compared and further examined using hot-carrier stress data. Finally, radius dependence of the cylindrical 1/f model developed is discussed.
Keywords :
1/f noise; carrier mobility; electrical resistivity; elemental semiconductors; field effect transistors; flicker noise; hot carriers; nanowires; semiconductor device noise; silicon; 1/f noise modeling; Si; channel parameters; cylindrical-coordinate-based flicker noise model; drain-current power spectral densities; effective mobility; gate-all-around silicone-nanowire FET; hot-carrier stress data; nitride-gated oxide; oxide processing; rapid thermal oxide; spatial distribution; steam-generated oxide; threshold voltage; volume trap densities; 1f noise; Current measurement; Data mining; Density measurement; Electrical resistance measurement; FETs; Geometry; Power measurement; Solid modeling; Threshold voltage; 1/$f$; Flicker noise; gate-all-around (GAA) FET; quantum wire; series resistance $R_{sd}$; twin silicon nanowire FET (TSNWFET);
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2010.2044188
Filename :
5422646
Link To Document :
بازگشت