DocumentCode :
1428962
Title :
A Fast Analog Circuit Analysis Algorithm for Design Modification and Verification
Author :
Zhou, T.Y. ; Hang Liu ; Dian Zhou ; Tarim, Tuna
Volume :
30
Issue :
2
fYear :
2011
Firstpage :
308
Lastpage :
313
Abstract :
This paper presents a fast analog circuit analysis algorithm, fundamental circuit-based circuit analysis, for circuits being repeatedly modified and verified in product development. The algorithm reuses previous circuit simulation result on successive changed circuit analysis to achieve simulation operation reduction. The algorithm is implemented with SPICE simulator on linear and nonlinear circuit applications with the proposed device delta models. The experiments show that the algorithm increases the speed of the circuit simulation five to ten times over directly simulations under the same simulation accuracy.
Keywords :
SPICE; analogue circuits; network synthesis; SPICE simulator; circuit simulation; design modification; design verification; fast analog circuit analysis; Algorithm design and analysis; Biological system modeling; Circuit simulation; Computational modeling; Integrated circuit modeling; SPICE; Solid modeling; Analog circuit simulation; CAD; SPICE; behavior modeling; circuit optimization design and verification;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2081750
Filename :
5689648
Link To Document :
بازگشت