DocumentCode :
1430480
Title :
A 1-Mb 2-Tr/b nonvolatile CAM based on flash memory technologies
Author :
Miwa, Tohru ; Yamada, Hachiro ; Hirota, Yoshinori ; Satoh, T. ; Hara, Hideki
Author_Institution :
Microelectron. Res. Lab., NEC Corp., Kanagawa, Japan
Volume :
31
Issue :
11
fYear :
1996
fDate :
11/1/1996 12:00:00 AM
Firstpage :
1601
Lastpage :
1609
Abstract :
This paper describes the circuit technologies and the experimental results for a 1 Mb flash CAM, a content addressable memory LSI based on flash memory technologies. Each memory cell in the flash CAM consists of a pair of flash memory cell transistors. Additionally, four new circuit technologies have been developed: a small-size search sense amplifier; a highly parallel search management circuit; a high-speed priority encoder; and word line/bit line redundancy circuits for higher production yields. A cell size of 10.34 μm2 and a die size of 42.9 mm2 have been achieved with 0.8 μm design rules. Read access time and search access time are 115 ns and 135 ns, respectively, with a 5 V supply voltage. Power dissipation in 3.3 MHz operations is 210 mW in read and 140 mW in search access
Keywords :
content-addressable storage; integrated memory circuits; large scale integration; 0.8 micron; 1 Mbit; 115 ns; 140 mW; 145 ns; 210 mW; 3.3 MHz; 5 V; circuit technology; content addressable memory LSI; flash memory; high-speed priority encoder; nonvolatile CAM; parallel search management circuit; production yield; small-size search sense amplifier; word line/bit line redundancy circuit; Associative memory; CADCAM; Circuits; Computer aided manufacturing; Flash memory; Flash memory cells; Large scale integration; Nonvolatile memory; Production; Technology management;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1996.542304
Filename :
542304
Link To Document :
بازگشت