Title :
CMOS imager with focal-plane image compression based on the EZW algorithm
Author :
Cardoso, Bruno B. ; Gomes, Jose Gabriel R. C.
Author_Institution :
COPPE, Univ. Fed. do Rio de Janeiro, Rio de Janeiro, Brazil
Abstract :
We present the design of a focal-plane image compression circuit for CMOS cameras. Data compression is obtained by the analog hardware implementation of a lossy algorithm based on wavelet theory and employing zerotree data structures to classify and discard irrelevant information at reduced bandwidth cost. An image sensor with resolution 32 × 32 containing the image processing circuits was designed with 0.35 μm technology. Electrical simulations which consider the CMOS fabrication process variations in accordance to the parameters provided by the foundry were carried out and the results are compared with a system-level numerical simulation of the proposed algorithm. The proposed circuit implementation achieves compression ratio around 3:1 through an iterative process which progressively reduces image resolution. The corresponding image quality (peak signal-to-noise ratio) is around 22.2 dB in Monte Carlo electrical simulations.
Keywords :
CMOS image sensors; Monte Carlo methods; cameras; data compression; focal planes; image processing; CMOS cameras; CMOS imager; EZW algorithm; Monte Carlo electrical simulations; analog hardware implementation; data compression; focal-plane image compression; image processing circuits; size 0.35 mum; wavelet theory; zerotree data structures; CMOS integrated circuits; Hardware; Image coding; Numerical models; PSNR; Photodiodes; Transforms;
Conference_Titel :
Circuits and Systems (LASCAS), 2014 IEEE 5th Latin American Symposium on
Conference_Location :
Santiago
Print_ISBN :
978-1-4799-2506-3
DOI :
10.1109/LASCAS.2014.6820283