DocumentCode
143268
Title
Exploring more efficient architectures for Multiple Dynamic Supply Voltage designs
Author
Terres, Marco ; Meinhardt, Cristina ; Bontorin, Guilherme ; Reis, R.
Author_Institution
Inst. de Inf., Univ. Fed. do Rio Grande do Sul - UFRGS, Porto Alegre, Brazil
fYear
2014
fDate
25-28 Feb. 2014
Firstpage
1
Lastpage
4
Abstract
Multiple Dynamic Supply Voltage (MDSV) is a technique that focuses on reducing the dynamic power. This technique is an evolution of the Multiple Supply Voltage (MSV). MSV and MDSV introduce some difference on traditional physical synthesis due to the different voltage operations of each region in the design. To convert the voltage among regions supplied by different voltages, these techniques insert a Level Shifter (LS) circuit. As a penalty consequence, traditional LS circuits insert a delay and extra power consumption in the design. The dynamical behavior of MDSV designs has brought a new condition, where LS inserted in the circuit can be in an idle state temporally. This work presents a new architecture to reduce the power consumption and delay, bypassing the LS. The architecture explores an alternative path to current flow in the cases that LS is idle. With this new approach we reduce up to 15% of power consumption and up to 75% and 15% of delay.
Keywords
integrated circuit design; power consumption; system-on-chip; exploring more efficient architectures; level shifter circuit; multiple dynamic supply voltage designs; physical synthesis; power consumption; CMOS integrated circuits; Computer architecture; Delays; Design automation; Integrated circuit modeling; Power demand; Transistors; Delay; Level Shifter; Multiple Dynamic Supply Voltage (MDSV); Power consumption;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (LASCAS), 2014 IEEE 5th Latin American Symposium on
Conference_Location
Santiago
Print_ISBN
978-1-4799-2506-3
Type
conf
DOI
10.1109/LASCAS.2014.6820313
Filename
6820313
Link To Document