DocumentCode :
1433143
Title :
Local-Stress-Induced Trap States in SOI Layers With Different Levels of Roughness at SOI/BOX Interfaces
Author :
Nakajima, Yoshikata ; Watanabe, Yukitoshi ; Hanajiri, Tatsuro ; Toyabe, Toru ; Sugano, Takuo
Author_Institution :
Bio-Nano Electron. Res. Center, Toyo Univ., Kawagoe, Japan
Volume :
32
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
237
Lastpage :
239
Abstract :
The authors examined the origins of high-density trap states in silicon-on-insulator (SOI) layers by means of scanning probe microscopy measurements, I-V characteristics in MOSFETs, and micro-Raman measurements in SOI wafers, including bonded wafers and separation by implanted oxygen (SIMOX) wafers having different root-mean-square values of roughness at the SOI/buried oxide (BOX) interface. As a result, it was concluded that nanoscale roughness at the SOI/BOX interface causes local mechanical stress a few tens of nanometers from the interface and that this stress induces the SIMOX-specific high-density trap states for holes as well as for electrons in the SOI layers.
Keywords :
MOSFET; Raman spectra; SIMOX; electron traps; hole traps; interface roughness; interface states; scanning probe microscopy; MOSFET; SOI wafers; Si-SiO2; bonded wafers; electron trap state; high-density trap states; hole trap state; interface roughness; local-stress-induced trap states; mechanical stress; micro-Raman measurements; nanoscale roughness; scanning probe microscopy; separation by implanted oxygen wafers; silicon-on-insulator layers; Current-Terman method; separation by implanted oxygen (SIMOX); silicon-on-insulator (SOI); system-on-a-chip (SoC); trap states;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2010.2096195
Filename :
5699338
Link To Document :
بازگشت