DocumentCode :
1433147
Title :
Test-point insertion: scan paths through functional logic
Author :
Lin, Chih-Chang Tien-Chien ; Marek-Sadowska, Malgorzata ; Cheng, Kwang-Ting ; Lee, M.T.-C.
Author_Institution :
California Univ., Santa Barbara, CA, USA
Volume :
17
Issue :
9
fYear :
1998
fDate :
9/1/1998 12:00:00 AM
Firstpage :
838
Lastpage :
851
Abstract :
Conventional scan design imposes considerable area and delay overheads. To establish a scan chain in the test mode, multiplexers at the inputs of flip-flops and scan wires are added to the actual design. We propose a low-overhead scan design methodology that employs a new test-point insertion technique. Unlike the conventional test-point insertion, where test points are used directly to increase the controllability and observability of the selected signals, the test points are used here to establish scan paths through the functional logic. The proposed technique reuses the functional logic for scan operations; as a result, the design-for-testability overhead on area or timing can be minimized. We show an algorithm that uses the new test-point insertion technique to reduce the area overhead for the full-scan design. We also discuss its application to the timing-driven partial-scan design
Keywords :
design for testability; flip-flops; logic design; logic testing; design for testability; flip-flop; full-scan design; functional logic; multiplexer; partial-scan design; scan path; test point insertion; Controllability; Delay; Design methodology; Flip-flops; Logic design; Logic testing; Multiplexing; Observability; Timing; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.720319
Filename :
720319
Link To Document :
بازگشت