• DocumentCode
    1434294
  • Title

    Low-Cost FPGA Implementation of Volterra Series-Based Digital Predistorter for RF Power Amplifiers

  • Author

    Guan, Lei ; Zhu, Anding

  • Author_Institution
    Sch. of Electr., Electron. & Mech. Eng., Univ. Coll. Dublin, Dublin, Ireland
  • Volume
    58
  • Issue
    4
  • fYear
    2010
  • fDate
    4/1/2010 12:00:00 AM
  • Firstpage
    866
  • Lastpage
    872
  • Abstract
    This paper presents a low-complexity and low-cost hardware implementation of a Volterra series-based digital predistorter (DPD). This is achieved by introducing two novel model complexity reduction techniques into the system, namely, lookup table assisted gain indexing and time-division multiplexing for multiplier sharing. Experimental results show that this novel DPD implementation uses much less hardware resources, but still maintains excellent performance compared to conventional approaches.
  • Keywords
    Volterra series; field programmable gate arrays; multiplying circuits; power amplifiers; radiofrequency amplifiers; table lookup; time division multiplexing; DPD implementation; FPGA implementation; RF power amplifiers; Volterra series-based digital predistorter; complexity reduction techniques; lookup table assisted gain indexing; multiplier sharing; time-division multiplexing; Linearization; Volterra series; lookup table (LUT); power amplifier (PA); predistorter;
  • fLanguage
    English
  • Journal_Title
    Microwave Theory and Techniques, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9480
  • Type

    jour

  • DOI
    10.1109/TMTT.2010.2041588
  • Filename
    5427059