DocumentCode :
1434700
Title :
Improved Area-Efficient Weighted Modulo 2^{n} + 1 Adder Design With Simple Correction Schemes
Author :
Juang, Tso-Bing ; Chiu, Chin-Chieh ; Tsai, Ming-Yu
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Pingtung Inst. of Commerce, Pingtung, Taiwan
Volume :
57
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
198
Lastpage :
202
Abstract :
In this brief, we proposed improved area-efficient weighted modulo 2n + 1 adders. This is achieved by modifying existing diminished-1 modulo 2n + 1 adders to incorporate simple correction schemes. Our proposed adders can produce modulo sums within the range {0, 2n}, which is more than the range {0, 2n - 1} produced by existing diminished-1 modulo 2n + 1 adders. We have implemented the proposed adders using 0.13-??m CMOS technology, and the area required for our adders is lesser than previously reported weighted modulo 2n + 1 adders with the same delay constraints.
Keywords :
CMOS logic circuits; adders; logic design; CMOS technology; area-efficient weighted modulo adder; simple correction schemes; size 0.13 mum; Modulo $2^{n} + 1$ adder; VLSI design; residue number system (RNS);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2010.2040302
Filename :
5427119
Link To Document :
بازگشت