DocumentCode :
1435230
Title :
Low-Power and Area-Efficient Carry Select Adder
Author :
Ramkumar, B. ; Kittur, Harish M.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
Volume :
20
Issue :
2
fYear :
2012
Firstpage :
371
Lastpage :
375
Abstract :
Carry Select Adder (CSLA) is one of the fastest adders used in many data-processing processors to perform fast arithmetic functions. From the structure of the CSLA, it is clear that there is scope for reducing the area and power consumption in the CSLA. This work uses a simple and efficient gate-level modification to significantly reduce the area and power of the CSLA. Based on this modification 8-, 16-, 32-, and 64-b square-root CSLA (SQRT CSLA) architecture have been developed and compared with the regular SQRT CSLA architecture. The proposed design has reduced area and power as compared with the regular SQRT CSLA with only a slight increase in the delay. This work evaluates the performance of the proposed designs in terms of delay, area, power, and their products by hand with logical effort and through custom design and layout in 0.18-μm CMOS process technology. The results analysis shows that the proposed CSLA structure is better than the regular SQRT CSLA.
Keywords :
CMOS integrated circuits; adders; carry logic; low-power electronics; CMOS process technology; CSLA structure; SQRT CSLA architecture; carry select adder; data-processing processor; fast arithmetic function; gate-level modification; low-power; power consumption; size 0.18 mum; Adders; Application specific integrated circuits; Computer architecture; Delay; Logic gates; Power demand; Very large scale integration; Application-specific integrated circuit (ASIC); CSLA; area-efficient; low power;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2101621
Filename :
5701677
Link To Document :
بازگشت