DocumentCode :
1435738
Title :
Review of high-speed addition techniques
Author :
Gosling, J.B.
Author_Institution :
University of Manchester, Department of Computer Science, Manchester, UK
Volume :
118
Issue :
1
fYear :
1971
fDate :
1/1/1971 12:00:00 AM
Firstpage :
29
Lastpage :
35
Abstract :
A new large computing machine, the MU5, is under construction at Manchester University. As one aspect of the design of this machine, a review of available addition techniques was undertaken. This included both the use of special circuits for improving carry-propagation speeds, and the effects of restricted fan out and fan in on logical adders. The fastest adder uses a combination of block-carry and conditional-sum approaches and may be further improved by use of the sequential-state technique; emitter-coupled logic being used. Where economy is more important than speed, transistor-transistor medium-scale-integrated logic had advantages. Other techniques discussed include the saturated-transistor carry-path and serial-parallel adders.
Keywords :
adders; logic circuits; reviews; sequential switching; transistor-transistor logic; MU5 computer design; adders; block carry and conditional sum approaches; emitter coupled logic; high speed addition techniques; logic circuits; medium scale integrated logic; restricted fan out and fan in of logical address; saturated transistor carry path adders; sequential state techniques; serial parallel adders; special circuits for carry propagation speeds; technical review; transistor-transistor logic;
fLanguage :
English
Journal_Title :
Electrical Engineers, Proceedings of the Institution of
Publisher :
iet
ISSN :
0020-3270
Type :
jour
DOI :
10.1049/piee.1971.0004
Filename :
5252017
Link To Document :
بازگشت